# Configuring the peripherals of a PolarFire

Created by: David Rubio G.

Blog post: https://soceame.wordpress.com/2025/03/11/configuring-the-peripherals-of-a-polarfiresoc/

Blog: <a href="https://soceame.wordpress.com/">https://soceame.wordpress.com/</a>

GitHub: https://github.com/DRubioG

Last modification date: 11/03/25

To activate the internal peripherals of a PolarFire SoC, you need to open the **PFSoC MSS Configurator** program. This is the program that configures the SoC that then has to be imported into Libero as an MSS SmartDesign.



# **PFSoC MSS Configurator**

When you open the program, you are given two options: create a new configuration or open an existing one.



### • Create a new configuration

The first thing it does is open a tab where it will ask you what type of PolarFire you are going to configure.



It also has an option that allows you to use a board that is already preconfigured in the program. At the moment, only the Icicle Kit is configured.



### Open an existing one

To open an existing one, it will ask you to provide the .cfg file with the configuration. From this configuration file, it will open the previously saved configuration.

Here you have a base project for the PolarFire SoC Discovery Kit: <a href="https://github.com/DRubioG/PolarFire">https://github.com/DRubioG/PolarFire</a> basic project/tree/main/PolarFire config

**NOTE**: it is recommended to work on an existing configuration because one of the characteristics that it asks for to configure the SoC is the RAM memory that the SoC has.

Once the program is opened you can see a tab like the following one, in this tab you can see all the possible configurations of the PolarFire SoC.



This program allows you to configure the interfaces for different peripherals (Peripherals). For example, it allows up to 5 UARTs, 2 I2Cs, 2 SPIs, GPIOs for the existing banks.



The specific pins of the SoC are the pins called **«MSS I/Os Bank** ... «, these pins are multiplexed, so it is not possible to use all the interfaces of the SoC at the same time through these pins. To solve this, the so-called **Fabric I/O** pins appear, which are pins that do not belong to the SoC, but to the programmable logic of the FPGA. So, it is the user who chooses the output pins of the interface after synthesizing.



The multiplexed pin table is the following, where you can see that pins 17 and 18 are selected. These pins are in bank 2 of the SoC.

**NOTE**: in this pin table the specific name of the peripheral appears on the pins, so it becomes easier to know which pins to configure.

https://soceame.wordpress.com/2025/03/11/configuring-the-peripherals-of-a-polarfire-soc/

| BANK             | IO MUX | Package Pin | eMIMC      | USB       | SD              | MAC            | QSPI         | SPI           | MMUART           | 12C           | CAN                | GPIO      |
|------------------|--------|-------------|------------|-----------|-----------------|----------------|--------------|---------------|------------------|---------------|--------------------|-----------|
| B<br>A<br>N<br>K | 0      | L2          | EMMC_CLK   |           | SD_CLK          |                | QSPI_CLK     | SPI_0_CLK     |                  |               |                    | GPIO_0_0  |
|                  | 1      | M4          | EMMC_CMD   |           | SD_CMD          |                |              |               | MMUART_3_RXD     | 12C_0_SCL     |                    | GPIO_0_1  |
|                  | 2      | L3          | EMMC_DATA0 |           | SD_DATA0        |                |              |               | MMUART_3_TXD     | 12C_0_SDA     |                    | GPIO_0_2  |
|                  | 3      | Kl          | EMMC_DATA1 |           | SD_DATA1        |                |              |               | MMUART_4_RXD     |               | CAN_0_TXBUS        | GPIO_0_3  |
|                  | 4      | M5          | EMMC_DATA2 |           | SD_DATA2        |                |              |               | MMUART_4_TXD     |               | CAN_0_RXBUS        | GPIO_0_4  |
|                  | 5      | L5          | EMMC_DATA3 |           | SD_DATA3        |                |              |               | MMUART_0_RXD (A) |               | CAN_0_TX_EBL_N     | GPIO_0_5  |
|                  | 6      | K2          | EMMC_STRB  |           | SD_CD           |                |              |               | MMUART_0_TXD (A) |               |                    | GPIO_0_6  |
|                  | 7      | H2          | EMMC_RSTN  |           | SD_WP           | MAC_1_MDC      |              |               | MMUART_2_RXD     | 12C_1_SCL     |                    | GPIO_0_7  |
|                  | 8      | L7          | EMMC_DATA4 |           | SD_POW          | MAC_1_MDIO     | QSPI_SS0     |               | MMUART_2_TXD     | I2C_1_SDA     |                    | GPIO_0_8  |
|                  | 9      | K7          | EMMC_DATA5 |           | SD_VOLT_SEL     | MAC_0_MDC      | QSPI_DATA0   |               | MMUART_0_RXD (B) |               |                    | GPIO_0_9  |
|                  | 10     | HI          | EMMC_DATA6 |           | SD_VOLT_EN      | MAC_0_MDIO     | QSPI_DATA1   |               | MMUART_0_TXD (B) |               |                    | GPIO_0_10 |
|                  | 11     | K4          | EMMC_DATA7 |           | SD_VOLT_CMD_DIR |                | QSPI_DATA2   | SPI_0_DO      | MMUART_1_RXD     |               | CAN_1_TXBUS        | GPIO_0_11 |
|                  | 12     | K5          |            |           | SD_VOLT_DIR_0   |                | QSPI_DATA3   | SPI_0_DI      | MMUART_1_TXD     |               | CAN_1_RXBUS        | GPIO_0_12 |
|                  | 13     | л           |            |           | SD_VOLT_DIR_1_3 |                |              | SPI_0_SS0     |                  |               | CAN_1_TX_EBL_N     | GPIO_0_13 |
| B A N K          | 14     | F3          |            | USB_CLK   |                 |                | QSPI_CLK (A) | SPI_1_CLK (A) |                  |               |                    | GPIO_1_0  |
|                  | 15     | G2          |            | USB_DIR   |                 | MAC_1_MDC (A)  |              | SPI_1_DO (A)  | MMUART_4_RXD     |               |                    | GPIO_1_1  |
|                  | 16     | H4          |            | USB_NXT   |                 | MAC_1_MDIO (A) |              | SPI_1_DI (A)  | MMUART_4_TXD     |               |                    | GPIO_1_2  |
|                  | 17     | G5          |            | USB_STP   |                 |                |              | SPI_1_SSO (A) | MMUART_0_RXD (A) |               |                    | GPIO_1_3  |
|                  | 18     | G1          |            | USB_DATA0 |                 |                |              |               | MMUART_0_TXD (A) |               |                    | GPIO_1_4  |
|                  | 19     | F2          |            | USB_DATA1 |                 |                |              |               | MMUART_1_RXD     |               |                    | GPIO_1_5  |
|                  | 20     | F4          |            | USB_DATA2 |                 |                |              |               | MMUART_1_TXD     | 12C_0_SCL (A) |                    | GPIO_1_6  |
|                  | 21     | E5          |            | USB_DATA3 |                 |                |              |               | MMUART_2_RXD     | 12C_0_SDA (A) | CAN_0_TX_EBL_N (A) | GPIO_1_7  |
|                  | 22     | E2          |            | USB_DATA4 |                 |                |              |               | MMUART_2_TXD     |               | CAN_0_TXBUS (A)    | GPIO_1_8  |
|                  | 23     | El          |            | USB_DATA5 |                 |                |              | SPI_0_SSO     | MMUART_3_RXD     |               | CAN_0_RXBUS (A)    | GPIO_1_9  |
|                  | 24     | E4          |            | USB_DATA6 |                 | MAC_0_MDC (A)  |              | SPI_0_DI      | MMUART_3_TXD     | 12C_1_SCL (A) |                    | GPIO_1_10 |
|                  | 25     | E6          |            | USB_DATA7 |                 | MAC_0_MDIO (A) |              | SPI_0_DO      |                  | 12C_1_SDA (A) |                    | GPIO_1_11 |
|                  | 26     | A2          |            |           | SD_LED (A)      |                |              |               |                  | 12C_1_SCL (B) |                    | GPIO_1_12 |
|                  | 27     | B1          |            |           | SD_VOLT_0 (A)   |                |              |               |                  | 12C_1_SDA (B) | CAN_1_TX_EBL_N (A) | GPIO_1_13 |
|                  | 28     | A3          |            |           | SD_VOLT_1 (A)   | MAC_1_MDC (B)  |              |               | MMUART_0_RXD (B) |               | CAN_1_TXBUS (A)    | GPIO_1_14 |
|                  | 29     | B5          |            |           | SD_VOLT_2 (A)   | MAC_1_MDIO (B) |              |               | MMUART_0_TXD (B) |               | CAN_1_RXBUS (A)    | GPIO_1_15 |
|                  | 30     | D6          |            |           |                 |                | QSPI_CLK (B) | SPI_1_CLK (B) |                  |               |                    | GPIO_1_16 |
|                  | 31     | D5          |            |           |                 |                | QSPI_SS0     | SPI_1_SSO(B)  |                  |               | CAN_0_TXBUS (B)    | GPIO_1_17 |
|                  | 32     | A4          |            |           | SD_CLE          |                | QSPI_DATA0   | SPI_1_DO (B)  |                  |               | CAN_0_RXBUS (B)    | GPIO_1_18 |
|                  | 33     | B4          |            |           | SD_LED (B)      |                | QSPI_DATA1   | SPI_1_DI (B)  |                  |               | CAN_0_TX_EBL_N (B) | GPIO_1_19 |
|                  | 34     | B2          |            |           | SD_VOLT_0 (B)   |                | QSPI_DATA2   |               |                  |               | CAN_1_TXBUS (B)    | GPIO_1_20 |
|                  | 35     | C2          |            |           | SD_VOLT_1 (B)   | MAC_0_MDC (B)  | QSPI_DATA3   |               | MMUART_0_RXD (C) | 12C_0_SCL (B) | CAN_1_RXBUS (B)    | GPIO_1_21 |
|                  | 36     | D1          |            |           | SD_VOLT_2 (B)   | MAC_0_MDIO (B) |              |               | MMUART_0_TXD (C) | 12C_0_SDA (B) | CAN_1_TX_EBL_N (B) | GPIO_1_22 |
|                  | 37     | Cl          |            |           |                 |                | QSPI_CLK (C) | SPI_0_CLK     |                  |               |                    | GPIO_1_23 |

These pins correspond to the connections established in the schematic of the board for bank 2 of the SoC.



As you can see, the I2C also has the option to select the type of pin through which the connection can be established.



The same with the GPIOs.



Niess. Oiles Now if you look at the GPIOs, two types of GPIOs appear, those that go through the SoC pins and .ole log those that can only go through the programmable logic (*Fabric*).



The next tab allows us to configure the RAM memory.

### https://soceame.wordpress.com/2025/03/11/configuring-the-peripherals-of-a-polarfire-soc/



It has a lot of RAM memories inside, so unless you know specifically what memory you have in the SoC it is better to have a preconfigured profile.



The next tab allows you to configure the L2 Cache.

https://soceame.wordpress.com/2025/03/11/configuring-the-peripherals-of-a-polarfire-soc/



The next tab is important, because it is the one that configures the communication interface with the different IP blocks that are used in the SoC. You can see that there are up to 4 profiles, 3 for AXI and one for APB.



The next one is for the configuration of the output clocks of the SoC, not the input that makes the SoC work.



The SoC has its own clock by default, in the image you can see that it has a clock connected to the *MSS\_REFCLK\_IN\_P/N* pins of 125MHz.



The next one is to configure the properties of the MSS pins used, such as if they are in Pull-Up, Pull-Down, etc.



The next step is to configure the different memory zones, this is a bit complex to handle, because the SoC has at least 5 internal cores: 1 RV64IMAC and 4 RV64GC.

### https://soceame.wordpress.com/2025/03/11/configuring-the-peripherals-of-a-polarfire-soc/



The last tab is used to configure some final options of the SoC, such as if it has an external pin for interrupts.



Now what you have to do is generate the component and save the configuration.



You have to create a .cxz file to use it in Libero.

# Libero

The next step is in Libero. We open Libero and go to the Import MSS option.



This option asks us for a .cxz file like the one generated by the *PFSoC MSS Configurator*.



When we import it, it appears in the hierarchy.



Now we just have to create a SmartDesign and add it.

When we add it, we can see that there are ports that are already selected. A differential clock appears, the APB interface selected to couple IP blocks, the RAM memory pins also appear, two GPIOs selected to be output through the MSS pins, and a UART with external pins also appears (this UART has 3 pins, the TXD\_OE pin does not need to be connected).



The hierarchy is as follows.



Now the only thing left to do is to generate the design with the desired IP blocks, or directly generate the bitstream, and continue with the SoftConsole.

**NOTE**: the UART that comes out through *FABRIC*, Libero asks us to assign the pins we want.

| GPIO_1_20_OUT    | OUTPUT | LVCMOS33 | B2  | ~ | IOPAD_TRI |
|------------------|--------|----------|-----|---|-----------|
| MMUART_0_RXD_F2M | INPUT  | LVCMOS18 | Y21 | ~ | INBUF     |
| MMUART_0_TXD_M2F | OUTPUT | LVCMOS18 | W21 | ~ | OUTBUF    |
| ODT0             | OUTPUT | HSTL12I  | T2  | ~ | IOPAD_TRI |

## **Drivers**

Peripheral drivers can be obtained through SoftConsole 2022's internal build system (this option is quite difficult to obtain) or from this GitHub repository (there may be drivers that don't quite work): <a href="https://github.com/polarfire-soc/polarfire-soc/bare-metal-library">https://github.com/polarfire-soc/polarfire-soc/polarfire-soc-bare-metal-library</a>

**NOTE**: Some working drivers can also be found in the examples provided by SoftConsole upon installation, for both SoftConsole 2021 and 2022.

